# NBM<sup>™</sup> in a VIA Package Bus Converter NBM3814x60E12A7yzz # Non-Isolated, Fixed-Ratio DC-DC Converter #### **Features & Benefits** - Up to 170A continuous low voltage side current - Fixed transformation ratio (K) of 1/5 - Up to 1046W/in<sup>3</sup> power density - 97.8% peak efficiency - Bidirectional operation capability - Integrated ceramic capacitance filtering - Parallel operation for multi-kW arrays - OV, OC, UV, short circuit and thermal protection - 3814 package - High MTBF - Thermally enhanced VIA package ## **Typical Applications** - DC Power Distribution - Information and Communication Technology (ICT) Equipment - High End Computing Systems - Automated Test Equipment - Industrial Systems - High Density Energy Systems - Transportation | Product Ratings | | | | | | | | |----------------------------------------------------|-----------------------|--|--|--|--|--|--| | V <sub>HI</sub> = 54V (36 – 60V) | $I_{LO}$ = up to 170A | | | | | | | | V <sub>LO</sub> = 10.8V (7.2 – 12.0V)<br>(NO LOAD) | K = 1/5 | | | | | | | ## **Product Description** The NBM3814x60E12A7yzz in a VIA package is a high efficiency Bus Converter, operating from a 36 to $60V_{DC}$ high voltage bus to deliver a non-isolated 7.2 to $12V_{DC}$ unregulated, low voltage. This unique, ultra-low profile module incorporates DC-DC conversion and integrated filtering in a chassis or PCB mount form factor. The NBM offers low noise, fast transient response and industry leading efficiency and power density. Leveraging the thermal and density benefits of Vicor's VIA packaging technology, the NBM module offers flexible thermal management options with very low top and bottom side thermal impedances. When combined with downstream Vicor DC-DC conversion components and regulators, the NBM allows the Power Design Engineer to employ a simple, low-profile design, which will differentiate the end system without compromising on cost or performance metrics. The NBM non-isolated topology allows start up and steady state operation in forward and reverse directions. It provides bidirectional protections. However if the powertrain is disabled by any protection and $V_{\text{LO}}$ is present, then a voltage equal to $V_{\text{LO}}$ minus two diode drops will appear on the high voltage side. 3.76 x 1.40 x 0.37in 95.59 x 35.54 x 9.40mm # **Part Ordering Information** | Product<br>Function | Package<br>Length | Package<br>Width | Package<br>Type | Max<br>High<br>Side<br>Voltage | High<br>Side<br>Voltage<br>Range<br>Ratio | Max<br>Low<br>Side<br>Voltage | Max<br>Low<br>Side<br>Current | Product Grade<br>(Case Temperature) | Option Field | |--------------------------------------------------|--------------------------|-------------------------|----------------------------------|--------------------------------|-------------------------------------------|-------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------| | NBM | 38 | 14 | Х | 60 | Е | 15 | A7 | у | ZZ | | NBM =<br>Non-Isolated<br>Bus Converter<br>Module | Length in<br>Inches x 10 | Width in<br>Inches x 10 | B = Board VIA<br>V = Chassis VIA | | Internal Reference | | $C = -20 \text{ to } 100^{\circ}C^{[1]}$<br>$T = -40 \text{ to } 100^{\circ}C^{[1]}$ | 00 = Chassis/Always On<br>04 = Short Pin/Always On<br>08 = Long Pin/Always On | | <sup>[1]</sup> High Temperature Current Derating may apply; See Figure 1, specified thermal operating area. ## **Typical Applications** NBM3814x60E12A7yzz at point of load providing fixed ratio step-down DC-DC conversion to PoL devices. NBM is operating in forward direction. NBM3814x60E12A7yzz providing fixed ratio step-up DC-DC conversion. NBM is operating in reverse direction. # **Pin Configuration** ## **Pin Descriptions** | Pin Number | Signal Name | Туре | Function | |----------------|-------------|-----------------|-------------------------------------------| | 1, 2 | +HI | HIGH SIDE POWER | High voltage side positive power terminal | | 3, 4 | +LO | LOW SIDE POWER | Low voltage side positive power terminal | | 10, 11, 12, 13 | PGND | POWER RETURN | Common negative power terminal | ## **Absolute Maximum Ratings** The absolute maximum ratings below are stress ratings only. Operation at or beyond these maximum ratings can cause permanent damage to the device. | Parameter | Comments | Min | Max | Unit | |-----------------------------------------------|---------------------------------------|-----|-----|-----------------| | +HI to PGND | | -1 | 80 | V | | HI_DC or LO_DC Slew Rate | | | 1 | V/µs | | +LO to PGND | | -1 | 16 | V | | | High voltage side to case | N/A | | $V_{DC}$ | | Isolation Voltage /<br>Dielectric Withstand * | High voltage side to low voltage side | N/A | | $V_{DC}$ | | | Low voltage side to case | N/A | | V <sub>DC</sub> | <sup>\*</sup> The PGND of the NBM in a VIA package is directly connected to the case. The NBM does not contain any insulation (isolation) from high voltage side to low voltage side. # **Electrical Specifications** | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | |---------------------------------------------|---------------------------|--------------------------------------------------------------------------------------------|-----------|------------|------|-------| | | | | | | | | | General Powe | ertrain Specificati | ion – Forward Direction Operation (High Voltage Si | de to Low | Voltage Si | de) | | | HI Side Voltage Range,<br>(Continuous) | $V_{HI\_DC}$ | | 36 | | 60 | V | | HI Side Voltage<br>Initialization Threshold | $V_{\mu C\_ACTIVE}$ | Hi side voltage where internal controller is initialized, (powertrain inactive) | | | 15 | V | | HI Side Quiescent Current | 1 | Disabled, $V_{HI\_DC} = 54V$ | | 7 | | mA | | Til Side Quiescent Current | $I_{HI_Q}$ | T <sub>CASE</sub> ≤ 100°C | | | 12 | IIIA | | | | $V_{HLDC} = 54V$ , $T_{CASE} = 25$ °C | | 10 | 12 | | | No Load Power Dissipation | D | $V_{HI\_DC} = 54V$ | 8 | | 19 | W | | No Load Fower Dissipation | $P_{HI\_NL}$ | $V_{HI\_DC} = 36V$ to 60V, $T_{CASE} = 25$ °C | | | 14 | VV | | | | $V_{HL_DC} = 36V$ to $60V$ | | | 22 | | | HI Side Inrush Current Peak | I <sub>HI</sub> INR PK | $V_{HLDC} = 60V$ , $C_{LO\_EXT} = 3000 \mu F$ , $R_{LOAD\_LO} = 20\%$ of full load current | | 15 | | А | | | | T <sub>CASE</sub> ≤ 100°C | | | 50 | | | DC HI Side Current | I <sub>HI_IN_DC</sub> | At $I_{LO\_OUT\_DC} = 170A$ , $T_{CASE} \le 90^{\circ}C$ | | | 34.4 | А | | Transformation Ratio | К | High voltage to low voltage,<br>$K = V_{LO\_DC} / V_{HI\_DC}$ , at no load | | 1/5 | | V/V | | LO Side Current (Continuous) | I <sub>LO_OUT_DC</sub> | T <sub>CASE</sub> ≤ 90°C | | | 170 | А | | LO Side Current (Pulsed) | I <sub>LO_OUT_PULSE</sub> | 10ms pulse, 25% duty cycle, $I_{LO\_OUT\_AVG} \le 50\%$ rated $I_{LOC\_OUT\_DC}$ | | | 200 | А | | | | $V_{HI\_DC} = 54V$ , $I_{LO\_OUT\_DC} = 170A$ | 96.5 | 97 | | | | Efficiency (Ambient) | $\eta_{AMB}$ | $V_{HI\_DC} = 36V$ to 60V, $I_{LO\_OUT\_DC} = 170A$ | 95.6 | | | % | | | | $V_{HLDC} = 54V$ , $I_{LO\_OUT\_DC} = 85A$ | 97.3 | 97.8 | | | | Efficiency (Hot) | $\eta_{HOT}$ | V <sub>HI_DC</sub> = 54V, I <sub>LO_OUT_DC</sub> = 170A, T <sub>CASE</sub> = 90°C | 96.2 | 96.5 | | % | | Efficiency (Over Load Range) | η <sub>20%</sub> | 34A < I <sub>LO_OUT_DC</sub> < 170A | 95 | | | % | | | R <sub>LO_COLD</sub> | V <sub>HI_DC</sub> = 54V, I <sub>LO_OUT_DC</sub> = 170A, T <sub>CASE</sub> = -40°C | 0.5 | 1.1 | 1.5 | | | LO Side Output Resistance | R <sub>LO_AMB</sub> | $V_{HI\_DC} = 54V$ , $I_{LO\_OUT\_DC} = 170A$ | 0.8 | 1.3 | 1.8 | m $Ω$ | | | R <sub>LO_HOT</sub> | V <sub>HI_DC</sub> = 54V, I <sub>LO_OUT_DC</sub> = 170A, T <sub>CASE</sub> = 90°C | 1.1 | 1.7 | 2.0 | | | Switching Frequency | F <sub>SW</sub> | LO side voltage ripple frequency = 2x F <sub>SW</sub> | 1.02 | 1.07 | 1.12 | MHz | | LO Side Voltage Ripple | V <sub>LO</sub> OUT PP | $C_{LO\_EXT} = 0\mu F$ , $I_{LO\_OUT\_DC} = 170A$ , $V_{HI\_DC} = 54V$ , $20MHz~BW$ | | 125 | | mV | | J 11 | 11 20_001_11 | T <sub>CASE</sub> ≤ 100°C | | | 400 | | # **Electrical Specifications (Cont.)** | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | |-------------------------------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------|-------------|--------|------| | | | | | | - | | | | Specification | - Forward Direction Operation (High Voltage Side to | o Low Volt | age Side), | Cont. | | | Effective HI Side Capacitance<br>(Internal) | C <sub>HI_INT</sub> | Effective value at 54V <sub>HLDC</sub> | | 16.80 | | μF | | Effective LO Side Capacitance (Internal) | C <sub>LO_INT</sub> | Effective value at 10.8V <sub>LO_DC</sub> | | 140 | | μF | | Rated LO Side Capacitance<br>(External) | C <sub>LO_OUT_EXT</sub> | Excessive capacitance may drive module into short circuit protection | | | 3000 | μF | | Rated LO Side Capacitance (External),<br>Parallel Array Operation | C <sub>LO_OUT_AEXT</sub> | $C_{LO\_OUT\_AEXT}$ Max = N • 0.5 • $C_{LO\_OUT\_EXT\ MAX}$ , where N = the number of units in parallel | | | | | | Powertrain Protec | tion Specificat | tion – Forward Direction Operation (High Voltage S | ide to Lov | v Voltage 9 | ida) | | | 1 ower train 1 rotes | tion specifical | Startup into a persistent fault condition. Non-latching | ide to Lov | v voitage : | , ide, | | | Auto Restart Time | t <sub>AUTO_RESTART</sub> | fault detection given V <sub>HI_DC</sub> > V <sub>HI_UVLO+</sub> | 940 | | 1010 | ms | | HI Side Overvoltage<br>Lockout Threshold | $V_{HI\_OVLO+}$ | | 63 | 66 | 69 | V | | Hi Side Overvoltage<br>Recovery Threshold | $V_{HI\_OVLO}$ | | 60 | 63 | 66 | V | | HI Side Overvoltage<br>Lockout Hysteresis | $V_{HI\_OVLO\_HYST}$ | | | 3 | | V | | HI Side Overvoltage<br>Lockout Response Time | t <sub>HI_OVLO</sub> | | | 30 | | μs | | HI Side Undervoltage<br>Lockout Threshold | V <sub>HI_UVLO</sub> - | | 28 | 30 | 32 | V | | HI Side Undervoltage<br>Recovery Threshold | $V_{HI\_UVLO+}$ | | 32 | 34 | 36 | V | | HI Side Undervoltage<br>Lockout Hysteresis | V <sub>HI_UVLO_HYST</sub> | | | 4 | | V | | HI Side Undervoltage<br>Lockout Response Time | t <sub>HI_UVLO</sub> | | | 100 | | μs | | HI Side Undervoltage Startup Delay | t <sub>HI_UVLO+_DELAY</sub> | From $V_{HLDC} = V_{HLUVLO+}$ to powertrain active (i.e., one time startup delay from application of $V_{HLDC}$ to $V_{LO_DC}$ ) | | 30 | | ms | | HI Side Soft-Start Time | t <sub>HI_SOFT-START</sub> | From powertrain active. Fast current limit protection disabled during soft-start | | 1 | | ms | | LO Side Overcurrent<br>Trip Threshold | I <sub>LO_OUT_OCP</sub> | | 201 | 220 | 250 | А | | LO Side Overcurrent Response<br>Time Constant | t <sub>LO_OUT_OCP</sub> | Effective internal RC filter | | 4 | | ms | | LO Side Short Circuit Protection<br>Trip Threshold | I <sub>LO_OUT_SCP</sub> | | 250 | | | А | | LO Side Short Circuit Protection<br>Response Time | t <sub>LO_OUT_SCP</sub> | | | 1 | | μs | | Overtemperature<br>Shutdown Threshold | t <sub>OTP+</sub> | Temperature sensor located inside controller IC | 125 | | | °C | | Overtemperature<br>Recovery Threshold | t <sub>OTP</sub> | | 105 | 110 | 115 | °C | | Undertemperature<br>Shutdown Threshold | t <sub>UTP</sub> | Temperature sensor located inside controller IC;<br>Protection not available for M-Grade units. | | | -45 | °C | | Undertemperature Restart Time | t <sub>UTP_RESTART</sub> | Startup into a persistent fault condition. Non-latching fault detection given $V_{Hl\_DC} > V_{Hl\_UVLO+}$ | | 3 | | S | # **Electrical Specifications (Cont.)** | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | |----------------------------------------|---------------------------|-------------------------------------------------------------------------------------------|-------------|------------|------|------| | | | | | | | | | General Powe | ertrain Specificat | ion – Reverse Direction Operation (Low Voltage S | ide to High | Voltage Si | de) | | | LO Side Voltage Range,<br>(Continuous) | $V_{LO\_DC}$ | | 7.2 | | 12.0 | V | | | | $V_{LO\_DC} = 10.8V, T_{CASE} = 25^{\circ}C$ | | 10 | 12 | | | No Load Power Dissipation | D | $V_{LO\_DC} = 10.8V$ | 8.0 | | 19 | W | | No Load Power Dissipation | P <sub>LO_NL</sub> | $V_{LO\_DC} = 7.2V$ to 12.0V, $T_{CASE} = 25^{\circ}C$ | | | 14 | VV | | | | $V_{LO\_DC} = 7.2V \text{ to } 12.0V$ | | | 22 | | | DC LO Side Current | I <sub>LO_IN_DC</sub> | At I <sub>HI_DC</sub> = 34A, T <sub>CASE</sub> ≤ 90°C | | | 172 | А | | HI Side Current (Continuous) | I <sub>HI_OUT_DC</sub> | T <sub>CASE</sub> ≤ 90°C | | | 34 | А | | HI Side Current (Pulsed) | I <sub>HI_OUT_PULSE</sub> | 10ms pulse, 25% duty cycle,<br>$I_{HI\_OUT\_AVG} \le 50\%$ rated $I_{HI\_OUT\_DC}$ | | | 40.8 | А | | | | $V_{LO\_DC} = 10.8V$ , $I_{HI\_OUT\_DC} = 34A$ | 96.1 | 96.6 | | | | Efficiency (Ambient) | $\eta_{AMB}$ | $V_{LO\_DC} = 7.2V$ to 12.0V, $I_{HI\_OUT\_DC} = 34A$ | 95.2 | | | % | | | | $V_{LO\_DC} = 10.8V$ , $I_{HI\_OUT\_DC} = 17A$ | 97.3 | 97.8 | | | | Efficiency (Hot) | $\eta_{HOT}$ | $V_{LO\_DC} = 10.8V$ , $I_{HI\_OUT\_DC} = 34A$ , $T_{CASE} = 90$ °C | 95.8 | 96.1 | | % | | Efficiency (Over Load Range) | η <sub>20%</sub> | 6.80A < I <sub>HI_OUT_DC</sub> < 34A | 94.5 | | | % | | | R <sub>HI_COLD</sub> | $V_{LO\_DC} = 10.8V$ , $I_{HI\_OUT\_DC} = 34A$ , $T_{CASE} = -40$ °C | 22 | 39 | 49 | | | Hi Side Output Resistance | R <sub>HI_AMB</sub> | $V_{LO\_DC} = 10.8V$ , $I_{HI\_OUT\_DC} = 34A$ | 28 | 49 | 72 | mΩ | | | R <sub>HI_HOT</sub> | V <sub>LO_DC</sub> = 10.8V, I <sub>HI_OUT_DC</sub> = 34A, T <sub>CASE</sub> = 90°C | 36 | 58 | 70 | | | HI Side Voltage Ripple | V <sub>HI OUT PP</sub> | $C_{HI\_OUT\_EXT} = 0\mu F$ , $I_{HI\_OUT\_DC} = 34A$ , $V_{LO\_DC} = 10.8V$ , $20MHz~BW$ | | 625 | | mV | | <u> </u> | 22 | T <sub>CASE</sub> ≤ 100°C | | | 1500 | | # **Electrical Specifications (Cont.)** | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | |----------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------|-------------|------|------| | | | | | | | | | Powertrain Prot | ection Specifica | ation – Reverse Direction Operation (Low Voltage Si | de to Higi | 1 Voltage S | ide) | | | Rated HI Side Capacitance<br>(External) | C <sub>HI_OUT_EXT</sub> | Excessive capacitance may drive module into short circuit protection when starting from low voltage side to high voltage side | | | 100 | μF | | LO Side Overvoltage<br>Lockout Threshold | V <sub>LO_OVLO+</sub> | | 12.8 | 13.2 | 13.6 | V | | LO Side Overvoltage<br>Recovery Threshold | V <sub>HI_OVLO</sub> - | | 12 | 12.6 | 13.2 | V | | LO Side Overvoltage<br>Lockout Response Time | t <sub>HI_OVLO</sub> | | | 30 | | μs | | LO Side Undervoltage<br>Lockout Threshold | V <sub>LO_UVLO</sub> - | | 5.6 | 6 | 6.4 | V | | LO Side Undervoltage<br>Recovery Threshold | V <sub>HI_UVLO+</sub> - | | 6.4 | 6.8 | 7.2 | V | | LO Side Undervoltage<br>Lockout Response Time | t <sub>LO_UVLO</sub> | | | 100 | | μs | | HI Side Overcurrent<br>Trip Threshold | I <sub>HI_OUT_OCP</sub> | Powertrain is stopped but current can flow from LO Side to HI Side through MOSFET body diodes | 40 | 44 | 50 | А | | HI Side Overcurrent<br>Response Time Constant | t <sub>HI_OUT_OCP</sub> | Effective internal RC filter | | 100 | | μs | | HI Side Short Circuit Protection<br>Trip Threshold | I <sub>HI_SCP</sub> | Powertrain is stopped but current can flow from LO Side to HI Side through MOSFET body diodes | 50 | | | А | | HI Side Short Circuit Protection<br>Response Time | t <sub>HI_SCP</sub> | | | 1 | | μs | Figure 1 — Specified thermal operating area - 1. The NBM in a VIA package is cooled through the bottom case (bottom housing). - 2. The thermal rating is based on typical measured device efficiency. - 3. The case temperature in the graph is the measured temperature of the bottom housing, such that the internal operating temperature does not exceed 125°C. **Figure 2** — Specified electrical operating area using rated $R_{LO\_HOT}$ Figure 3 — Specified HI side start-up into load current and external capacitance # **Timing Diagram (Forward Direction)** ## **Timing Diagram (Reverse Direction)** ## **Application Characteristics** Temperature controlled via top side cold plate, unless otherwise noted. All data presented in this section are collected from units processing power in the forward direction (high voltage side to low voltage side). See associated figures for general trend data. Figure 4 — No load power dissipation vs. V<sub>HI DC</sub> **Figure 6** — Efficiency at $T_{CASE} = -40$ °C **Figure 8** — Efficiency at $T_{CASE} = 25$ °C Figure 5 — Full load efficiency vs. temperature **Figure 7** — Power dissipation at $T_{CASE} = -40$ °C **Figure 9** — Power dissipation at $T_{CASE} = 25^{\circ}C$ **Figure 10** — Efficiency at $T_{CASE} = 85^{\circ}C$ **Figure 12** — $R_{LO}$ vs. temperature; Nominal $V_{HI\_DC}$ $I_{LO\_DC} = 170A$ at $T_{CASE} = 85^{\circ}C$ **Figure 11** — Power dissipation at $T_{CASE} = 85^{\circ}C$ **Figure 13** — $V_{LO\_OUT\_PP}$ vs. $I_{LO\_DC}$ : No external $C_{LO\_OUT\_EXT.}$ Board mounted module, scope setting: 20MHz analog BW **Figure 14** — Full load LO side voltage ripple, 300μF C<sub>HI\_IN\_EXT</sub>; No external C<sub>LO\_OUT\_EXT</sub>. Board mounted module, scope setting: 20MHz analog BW **Figure 16** — 170A – 0A transient response: $C_{HI\_IN\_EXT} = 300\mu F$ , no external $C_{LO\_OUT\_EXT}$ **Figure 18** — Reverse start up from application of $V_{LO\_DC} = 10.8V$ , 20% $I_{HI\_DC}$ , 100% $C_{HI\_OUT\_EXT}$ **Figure 15** — 0A – 170A transient response: $C_{HI\_IN\_EXT} = 300\mu F$ , no external $C_{LO\_OUT\_EXT}$ **Figure 17** — Forward start up from application of $V_{HI\_DC}$ = 54V, 20% $I_{LO\_DG}$ 100% $C_{LO\_OUT\_EXT}$ ## **General Characteristics** | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | | | |-----------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------|-----------------|----------------|-----------------|--------------------------------------|--|--| | | | | | | | | | | | | | Mechanical | | | | | | | | Length | L | Lug (Chassis) Mount | 95.34 / [3.75] | 95.59 / [3.76] | 95.84 / [3.77] | mm / [in] | | | | Length | L | PCB (Board) Mount | 95.34 / [3.75] | 95.59 / [3.76] | 95.84 / [3.77] | mm / [in] | | | | Width | W | | 35.29 / [1.39] | 35.54 / [1.40] | 35.79 / [1.41] | mm / [in] | | | | Height | Н | | 9.019 / [0.355] | 9.40 / [0.37] | 9.781 / [0.385] | mm / [in] | | | | Volume | Vol | Without heatsink | | 31.93 / [1.95] | | cm <sup>3</sup> / [in <sup>3</sup> ] | | | | Weight | W | | | 130.4 / [4.6] | | g / [oz] | | | | Pin Material | | C145 copper, 1/2 hard | | | | | | | | Underplate | | Low stress ductile Nickel | 50 | | 100 | μin | | | | Pin Finish (Gold) | | Palladium | 0.8 | | 6 | uin | | | | Fill Fillisti (Gold) | | Soft Gold | 0.12 | | 2 | μin | | | | Pin Finish (Tin) | | Whisker resistant matte Tin | 200 | | 400 | μin | | | | | | | | | | | | | | | | Thermal | | | | | | | | Operating Internal Temperature | _ | NBM3814x60E12A7yzz (T-Grade) | -40 | | 125 | | | | | Operating Internal Temperature | T <sub>INT</sub> | NBM3814x60E12A7yzz (C-Grade) | -20 | | 125 | | | | | | Т | NBM3814x60E12A7yzz (T-Grade),<br>derating applied, see safe thermal<br>operating area | -40 | | 100 | °C | | | | Operating Case Temperature | T <sub>CASE</sub> | NBM3814x60E12A7yzz (C-Grade),<br>derating applied, see safe thermal<br>operating area | -20 | | 100 | | | | | Thermal Resistance Top Side | Фінт_тор | Estimated thermal resistance to maximum temperature internal component from isothermal top | | 1.21 | | °C/W | | | | Thermal Resistance Coupling<br>Between Top Case and Bottom Case | фнои | Estimated thermal resistance of thermal coupling between the top and bottom case surfaces | | 0.47 | | °C/W | | | | Thermal Resistance Bottom Side | Фінт_вот | Estimated thermal resistance to maximum temperature internal component from isothermal bottom | | 0.70 | | °C/W | | | | Thermal Capacity | | | | 52 | | Ws/°C | | | | | | | | | | | | | | Assembly | | | | | | | | | | | _ | NBM3814x60E12A7yzz (T-Grade) | -40 | | 125 | °C | | | | Storage Temperature | T <sub>ST</sub> | NBM3814x60E12A7yzz (C-Grade) | -40 | | 125 | °C | | | | FCD Withstand | ESD <sub>HBM</sub> | Human Body Model,<br>"ESDA / JEDEC JDS-001-2012" Class I-C<br>(1kV to < 2 kV) | 1000 | | | | | | | ESD Withstand | ESD <sub>CDM</sub> | Charge Device Model,<br>"JESD 22-C101-E" Class II (200V to<br>< 500V) | 200 | | | | | | ## **General Characteristics (Cont.)** | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | |------------------------------|--------------------|-----------------------------------------------------------------------------------------|-----------------|------------------|---------|------| | | | | | | | | | | | Safety | | | | | | Isolation Capacitance | C <sub>HI_LO</sub> | Unpowered unit | N/A | N/A | N/A | pF | | Isolation Resistance | R <sub>HI_LO</sub> | At 500V <sub>DC</sub> | 0 | | | ΜΩ | | МТВГ | | MIL-HDBK-217Plus Parts Count - 25°C<br>Ground Benign, Stationary, Indoors /<br>Computer | | 2.2 | | MHrs | | | | Telcordia Issue 2 - Method I Case III;<br>25°C Ground Benign, Controlled | | 3.6 | | MHrs | | Agency Approvals / Standards | | CE Marked for Low Voltage Directive and | N PoUS Pocast F | Niroctivo as ann | dicable | | ## **NBM** in a VIA Package Figure 19 — NBM DC model (Forward direction) The NBM uses a high frequency resonant tank to move energy from the high voltage side to the low voltage side and vice versa. The resonant LC tank, operated at high frequency, is amplitude modulated as a function of the HI side voltage and the LO side current. A small amount of capacitance embedded in the high voltage side and low voltage side stages of the module is sufficient for full functionality and is key to achieving high power density. The NBM3814x60E12A7yzz can be simplified into the model shown in Figure 19. At no load: $$V_{LO} = V_{HI} \bullet K \tag{1}$$ K represents the "turns ratio" of the NBM. Rearranging Eq (1): $$K = \frac{V_{LO}}{V_{HI}} \tag{2}$$ In the presence of a load, V<sub>LO</sub> is represented by: $$V_{LO} = V_{HI} \bullet K - I_{LO} \bullet R_{LO} \tag{3}$$ and I<sub>10</sub> is represented by: $$I_{LO} = \frac{I_{HI} - I_{HI\_Q}}{K} \tag{4}$$ $R_{LO}$ represents the impedance of the NBM and is a function of the $R_{DS\_ON}$ of the HI side and LO side MOSFETs, PC board resistance of HI side and LO side boards and the winding resistance of the power auto-transformer. $I_{HI\_O}$ represents the HI side quiescent current of the NBM controller, gate drive circuitry, and core losses. The effective DC voltage transformer action provides additional interesting attributes. Assuming that $R_{LO}=0\Omega$ and $I_{HI\_Q}=0A$ , Eq. (3) now becomes Eq. (1) and is essentially load independent, resistor R is now placed in series with $V_{HI}$ . Figure 20 — K = 1/5 NBM with series HI side resistor The relationship between V<sub>HI</sub> and V<sub>LO</sub> becomes: $$V_{LO} = (V_{HI} - I_{HI} \bullet R) \bullet K \tag{5}$$ Substituting the simplified version of Eq. (4) $(I_{HI\_Q}$ is assumed = 0A) into Eq. (5) yields: $$V_{LO} = V_{HI} \bullet K - I_{LO} \bullet R \bullet K^2 \tag{6}$$ This is similar in form to Eq. (3), where $R_{LO}$ is used to represent the characteristic impedance of the NBM. However, in this case a real resistor, R, on the high voltage side of the NBM is effectively scaled by $K^2$ with respect to the low voltage side. Assuming that R = $1\Omega$ , the effective R as seen from the low voltage side is $40m\Omega$ , with K = 1/5. A similar exercise can be performed with the addition of a capacitor or shunt impedance at the high voltage side of the NBM. A switch in series with $V_{\rm HI}$ is added to the circuit. This is depicted in Figure 21. Figure 21 — NBM with HI side capacitor A change in $V_{HI}$ with the switch closed would result in a change in capacitor current according to the following equation: $$I_C(t) = C \frac{dV_{HI}}{dt} \tag{7}$$ Assume that with the capacitor charged to $V_{\text{HI}}$ , the switch is opened and the capacitor is discharged through the idealized NBM. In this case, $$I_C = I_{IO} \bullet K \tag{8}$$ substituting Eq. (1) and (8) into Eq. (7) reveals: $$I_{LO}(t) = \frac{C}{K^2} \bullet \frac{dV_{LO}}{dt} \tag{9}$$ The equation in terms of the LO side has yielded a K<sup>2</sup> scaling factor for C, specified in the denominator of the equation. A K factor less than unity results in an effectively larger capacitance on the low voltage side when expressed in terms of the high voltage side. With a K = 1/5 as shown in Figure 21, C = $1\mu$ F would appear as C = $25\mu$ F when viewed from the low voltage side. Low impedance is a key requirement for powering a high-current, low-voltage load efficiently. A switching regulation stage should have minimal impedance while simultaneously providing appropriate filtering for any switched current. The use of a NBM between the regulation stage and the point of load provides a dual benefit of scaling down series impedance leading back to the source and scaling up shunt capacitance or energy storage as a function of its K factor squared. However, these benefits are not achieved if the series impedance of the NBM is too high. The impedance of the NBM must be low, i.e., well beyond the crossover frequency of the system. A solution for keeping the impedance of the NBM low involves switching at a high frequency. This enables the use of small magnetic components because magnetizing currents remain low. Small magnetics mean small path lengths for turns. Use of low loss core material at high frequencies also reduces core losses. The two main terms of power loss in the NBM module are: - No load power dissipation (P<sub>HLNL</sub>): defined as the power used to power up the module with an enabled powertrain at no load. - Resistive loss $(P_{R_{LO}})$ : refers to the power loss across the NBM module modeled as pure resistive impedance. $$P_{DISSIPATED} = P_{HI\_NL} + P_{R_{LO}} \tag{10}$$ Therefore, $$P_{LO\_OUT} = P_{HI\_IN} - P_{DISSIPATED} = P_{HI\_IN} - P_{HI\_NL} - P_{R_{IO}}$$ (11) The above relations can be combined to calculate the overall module efficiency: $$\eta = \frac{P_{LO\_OUT}}{P_{HI\_IN}} = \frac{P_{HI\_IN} - P_{HI\_IN} - P_{R_{LO}}}{P_{HI\_IN}}$$ (12) $$= \ \frac{V_{\scriptscriptstyle HI} \bullet I_{\scriptscriptstyle HI} - P_{\scriptscriptstyle HI\_NL} - (I_{\scriptscriptstyle LO})^2 \bullet R_{\scriptscriptstyle LO}}{V_{\scriptscriptstyle HI} \bullet I_{\scriptscriptstyle HI}}$$ $$= 1 - \left(\frac{P_{HI\_NL} + (I_{LO})^2 \cdot R_{LO}}{V_{HI} \cdot I_{HI}}\right)$$ ## **Filter Design** A major advantage of NBM systems versus conventional PWM converters is that the auto-transformer based NBM does not require external filtering to function properly. The resonant LC tank, operated at extreme high frequency, is amplitude modulated as a function of HI side voltage and LO side current and efficiently transfers charge through the auto-transformer. A small amount of capacitance embedded in the high voltage side and low voltage side stages of the module is sufficient for full functionality and is key to achieving power density. This paradigm shift requires system design to carefully evaluate external filters in order to: #### ■ Guarantee low source impedance: To take full advantage of the NBM module's dynamic response, the impedance presented to its HI side terminals must be low from DC to approximately 5MHz. The connection of the bus converter module to its power source should be implemented with minimal distribution inductance. If the interconnect inductance exceeds 100nH, the HI side should be bypassed with a RC damper to retain low source impedance and stable operation. With an interconnect inductance of 200nH, the RC damper may be as high as $1\mu F$ in series with $0.3\Omega.$ A single electrolytic or equivalent low-Q capacitor may be used in place of the series RC bypass. #### Further reduce HI side and/or LO side voltage ripple without sacrificing dynamic response: Given the wide bandwidth of the module, the source response is generally the limiting factor in the overall system response. Anomalies in the response of the HI side source will appear at the LO side of the module multiplied by its K factor. #### Protect the module from overvoltage transients imposed by the system that would exceed maximum ratings and induce stresses: The module high/low side voltage ranges shall not be exceeded. An internal overvoltage lockout function prevents operation outside of the normal operating HI side range. Even when disabled, the powertrain is exposed to the applied voltage and the power MOSFETs must withstand it. Total load capacitance of the NBM module shall not exceed the specified maximum. Owing to the wide bandwidth and small LO side impedance of the module, low-frequency bypass capacitance and significant energy storage may be more densely and efficiently provided by adding capacitance at the HI side of the module. At frequencies <500kHz the module appears as an impedance of $R_{\rm LO}$ between the source and load. Within this frequency range, capacitance at the HI side appears as effective capacitance on the LO side per the relationship defined in Eq. (13). $$C_{LO\_EXT} = \frac{C_{HI\_EXT}}{K^2} \tag{13}$$ This enables a reduction in the size and number of capacitors used in a typical system. #### **Thermal Considerations** The VIA package provides effective conduction cooling from either of the two module surfaces. Heat may be removed from the top surface, the bottom surface or both. The extent to which these two surfaces are cooled is a key component for determining the maximum power that can be processed by a VIA, as can be seen from the specified thermal operating area in Figure 1. Since the VIA has a maximum internal temperature rating, it is necessary to estimate this temperature based on a system-level thermal solution. For this purpose, it is helpful to simplify the thermal solution into a roughly equivalent circuit where power dissipation is modeled as a current source, isothermal surface temperatures are represented as voltage sources and the thermal resistances are represented as resistors. Figure 22 shows the "thermal circuit" for the VIA module. Figure 22 — Double-sided cooling VIA thermal model In this case, the internal power dissipation is $P_{DISS}$ , $\Phi_{INT\_TOP}$ and $\Phi_{INT\_BOT}$ are thermal resistance characteristics of the VIA module and the top and bottom surface temperatures are represented as $T_{C\_TOP}$ , and $T_{C\_BOT}$ . It is interesting to note that the package itself provides a high degree of thermal coupling between the top and bottom case surfaces (represented in the model by the resistor $\Phi_{HOU}$ ). This feature enables two main options regarding thermal designs: Single side cooling: the model of Figure 22 can be simplified by calculating the parallel resistor network and using one simple thermal resistance number and the internal power dissipation curves; an example for bottom side cooling only is shown in Figure 23. In this case, $\Phi_{\text{INT}}$ can be derived as following: $$\Phi_{INT} = \frac{(\Phi_{INT\_TOP} + \Phi_{HOU}) \bullet \Phi_{INT\_BOT}}{\Phi_{INT\_TOP} + \Phi_{HOU} + \Phi_{INT\_BOT}}$$ (14) Figure 23 — Single-sided cooling VIA thermal model ■ Double side cooling: while this option might bring limited advantage to the module internal components (given the surface-to-surface coupling provided), it might be appealing in cases wherethe external thermal system requires allocating power to two different elements, like for example heatsinks with independent airflows or a combination of chassis/air cooling. ## **Current Sharing** The performance of the NBM is based on efficient transfer of energy through a auto-transformer without the need of closed loop control. For this reason, the transfer characteristic can be approximated by an ideal auto-transformer with a positive temperature coefficient series resistance. This type of characteristic is close to the impedance characteristic of a DC power distribution system both in dynamic (AC) behavior and for steady state (DC) operation. When multiple NBM modules of a given part number are connected in an array, they will inherently share the load current according to the equivalent impedance divider that the system implements from the power source to the point of load. Ensuring equal current sharing among modules requires that NBM array impedances be matched. Some general recommendations to achieve matched array impedances include: - Dedicate common copper planes/wires within the PCB/Chassis to deliver and return the current to the modules. - Provide as symmetric a PCB/Wiring layout as possible among modules. For further details see: AN:016 Using BCM Bus Converters in High Power Arrays. #### **Fuse Selection** In order to provide flexibility in configuring power systems, NBM in a VIA package modules are not internally fused. Input line fusing of NBM products is recommended at the system level to provide thermal protection in case of catastrophic failure. Figure 24 — NBM module array The fuse shall be selected by closely matching system requirements with the following characteristics: - Current rating (usually greater than maximum current of NBM module) - Maximum voltage rating (usually greater than the maximum possible input voltage) - Ambient temperature - Nominal melting I<sup>2</sup>t - Recommend fuse: ≤60A Littelfuse TLS Series or Littlefuse 456 series rated 40A (HI side) ## **Startup and Reverse Operation** The NBM3814x60E12A7yzz is capable of startup in forward and reverse direction once the applied voltage is greater than the undervoltage lockout threshold. The non-isolated bus converter modules are capable of reverse power operation. Once the unit is enabled, energy can be transferred from low voltage side back to the high voltage side whenever the low side voltage exceeds V<sub>HI</sub> • K. The module will continue operation in this fashion for as long as no faults occur. Startup loading must be no greater than 20% of rated max current respectively in the forward or reverse direction. A load must not be present on the $+V_{HI}$ pin if the powertrain is not actively switching. High voltage side MOSFET body diode conduction will occur if the unit stops switching while a load is present on +HI and $+V_{LO}$ voltage is two diodes drop higher than $+V_{HI}$ . Remove +HI load prior to disabling the module using +LO power or prior to faults. ## NBM in VIA Package Chassis (Lug) Mount Package Mechanical Drawing ## NBM in VIA Package PCB (Board) Mount Package Mechanical Drawing ## NBM in VIA Package PCB (Board) Mount Package Recommended Hole Pattern # **Revision History** | Revision | Date | Description | Page Number(s) | |----------|----------|----------------------------------------------|----------------| | 1.0 | 03/03/16 | Initial release | n/a | | 1.1 | 05/02/16 | New Power Pin Nomenclature | All | | 1.2 | 04/11/17 | Content improvements Package drawings update | All<br>21-23 | # Vicor's comprehensive line of power solutions includes high density AC-DC and DC-DC modules and accessory components, fully configurable AC-DC and DC-DC power supplies, and complete custom power systems. Information furnished by Vicor is believed to be accurate and reliable. However, no responsibility is assumed by Vicor for its use. Vicor makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication. Vicor reserves the right to make changes to any products, specifications, and product descriptions at any time without notice. Information published by Vicor has been checked and is believed to be accurate at the time it was printed; however, Vicor assumes no responsibility for inaccuracies. Testing and other quality controls are used to the extent Vicor deems necessary to support Vicor's product warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. Specifications are subject to change without notice. #### **Vicor's Standard Terms and Conditions and Product Warranty** All sales are subject to Vicor's Standard Terms and Conditions of Sale, and Product Warranty which are available on Vicor's webpage (<a href="http://www.vicorpower.com/termsconditionswarranty">http://www.vicorpower.com/termsconditionswarranty</a>) or upon request. #### **Life Support Policy** VICOR'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF VICOR CORPORATION. As used herein, life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. Per Vicor Terms and Conditions of Sale, the user of Vicor products and components in life support applications assumes all risks of such use and indemnifies Vicor against all liability and damages. #### **Intellectual Property Notice** Vicor and its subsidiaries own Intellectual Property (including issued U.S. and Foreign Patents and pending patent applications) relating to the products described in this data sheet. No license, whether express, implied, or arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Interested parties should contact Vicor's Intellectual Property Department. The products described on this data sheet are protected by the following U.S. Patents Pending. **Vicor Corporation** 25 Frontage Road Andover, MA, USA 01810 Tel: 800-735-6200 Fax: 978-475-6715 email Customer Service: <u>custserv@vicorpower.com</u> Technical Support: <u>apps@vicorpower.com</u>